Ingyenes szállítás a Packetával, 19 990 Ft feletti vásárlás esetén
Posta 1 795 Ft DPD 1 995 Ft PostaPont / Csomagautomata 1 690 Ft Postán 1 690 Ft GLS futár 1 590 Ft Packeta 990 Ft

A Unified Approach for Timing Verification and Delay Fault Testing

Nyelv AngolAngol
Könyv Puha kötésű
Könyv A Unified Approach for Timing Verification and Delay Fault Testing Mukund Sivaraman
Libristo kód: 06796063
Kiadó Springer, Berlin, január 2013
Large system complexities and operation under tight timing constraints in rapidly shrinking technolo... Teljes leírás
? points 331 b
51 710 Ft
Beszállítói készleten alacsony példányszámban Küldés 12-17 napon belül

30 nap a termék visszaküldésére


Ezt is ajánljuk


toplistás
Berserk Volume 22 Kentaro Miura / Puha kötésű
common.buy 5 730 Ft
Reformer im Islam Muhammad Sameer Murtaza / Puha kötésű
common.buy 12 550 Ft
Change of Power in the WTO Pia Lindstrom / Puha kötésű
common.buy 23 507 Ft
Bellie Fit Basics Monique Hollowell Bs Cpt / Puha kötésű
common.buy 6 055 Ft
USA Und Der Vietnam-Konflikt 1964-1967 Carl-Christoph Schweitzer / Puha kötésű
common.buy 28 563 Ft
Towers of Germany Thomas Zabel / Kemény kötésű
common.buy 8 848 Ft
Disarming the Allies of Imperialism Michael G Murdock / Kemény kötésű
common.buy 65 524 Ft

Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temporal behavior of modern-day digital circuits, both before and after fabrication. Research in (pre-fabrication) timing verification and (post-fabrication) delay fault testing has evolved along largely disjoint lines in spite of the fact that they share many basic concepts. §A Unified Approach for Timing Verification and Delay Fault Testing applies concepts developed in the context of delay fault testing to path sensitization, which allows an accurate timing analysis mechanism to be developed. This path sensitization strategy is further applied for efficient delay fault diagnosis and delay fault coverage estimation. §A new path sensitization strategy called Signal Stabilization Time Analysis (SSTA) has been developed based on the fact that primitive PDFs determine the stabilization time of the circuit outputs. This analysis has been used to develop a feasible method of identifying the primitive PDFs in a general multi-level logic circuit. An approach to determine the maximum circuit delay using this primitive PDF identification mechanism is also presented. The Primitive PDF Identification-based Timing Analysis (PITA) approach is proved to determine the maximum floating mode circuit delay exactly under any component delay model, and provides several advantages over previously floating mode timing analyzers. §A framework for the diagnosis of circuit failures caused by distributed path delay faults is also presented. A metric to quantify the diagnosability of a path delay fault for a test is also proposed. Finally, the book presents a very realistic metric for delay fault coverage which accounts for delay fault size distributions and is applicable to any delay fault model. §A Unified Approach for Timing Verification and Delay Fault Testing will be of interest to university and industry researchers in timing analysis and delay fault testing as well as EDA tool development engineers and design verification engineers dealing with timing issues in ULSI circuits. §The book should also be of interest to digital designers and others interested in knowing the state of the art in timing verification and delay fault testing.

Ajándékozza oda ezt a könyvet még ma
Nagyon egyszerű
1 Tegye a kosárba könyvet, és válassza ki a kiszállítás ajándékként opciót 2 Rögtön küldjük Önnek az utalványt 3 A könyv megérkezik a megajándékozott címére

Belépés

Bejelentkezés a saját fiókba. Még nincs Libristo fiókja? Hozza létre most!

 
kötelező
kötelező

Nincs fiókja? Szerezze meg a Libristo fiók kedvezményeit!

A Libristo fióknak köszönhetően mindent a felügyelete alatt tarthat.

Libristo fiók létrehozása